Jump to content

AOUT + AIN + EURO


latigid on
 Share

Recommended Posts

I loaded up ain_jitter_mon to check the performance of AIN_4:

57bb6b10b617b_AIN_4jitter.thumb.jpg.63d6

 

Test conditions are a 5V reference into the input (normalisation), attenuation of this to min/mid/max using the on board pot (this pot doesn't go all the way to 0V/ground to protect the TL072 op amp output). AIN4-7 are jumpered to ground at the Core.

Each point is a 1 second sample with the difference between maximum and minimum value plotted. ADC resolution is full 12-bit, so even with a jitter of 20 it's ~0.5% error. I think that'll probably be acceptable with CV inputs that are changing over time. Apparently there's also the possibility of oversampling.

For reference, the figures look pretty similar to simply connecting a pot to 0V/3v3, so my guess is that the STM chip is the main culprit for noisy ADCs :).

Link to comment
Share on other sites

Join the conversation

You can post now and register later. If you have an account, sign in now to post with your account.

Guest
Reply to this topic...

×   Pasted as rich text.   Paste as plain text instead

  Only 75 emoji are allowed.

×   Your link has been automatically embedded.   Display as a link instead

×   Your previous content has been restored.   Clear editor

×   You cannot paste images directly. Upload or insert images from URL.

Loading...
 Share

×
×
  • Create New...